Datasheet

2010-2011 Microchip Technology Inc. DS39996F-page 15
PIC24FJ128GA310 FAMILY
TABLE 1-3: DEVICE FEATURES FOR THE PIC24FJ128GA310 FAMILY: 100-PIN DEVICES
Features PIC24FJ64GA310 PIC24FJ128GA310
Operating Frequency DC – 32 MHz
Program Memory (bytes) 64K 128K
Program Memory (instructions) 22,016 44,032
Data Memory (bytes) 8K
Interrupt Sources (soft vectors/NMI
traps)
66 (62/4)
I/O Ports Ports A, B, C, D, E, F, G
To ta l I/O P i n s 85
Remappable Pins 44 (32 I/O, 12 input only)
Timers:
Total Number (16-bit) 5
(1)
32-Bit (from paired 16-bit timers) 2
Input Capture Channels 7
(1)
Output Compare/PWM Channels 7
(1)
Input Change Notification Interrupt 82
Serial Communications:
UART 4
(1)
SPI (3-wire/4-wire) 2
(1)
I
2
C™ 2
Digital Signal Modulator Yes
Parallel Communications
(EPMP/PSP)
Yes
JTAG Boundary Scan Yes
12/10-Bit Analog-to-Digital Converter
(A/D) Module (input channels)
24
Analog Comparators 3
CTMU Interface Yes
LCD Controller (available pixels) 480 (60 SEG x 8 COM)
Resets (and delays) Core POR, V
DD POR, VBAT POR,BOR, RESET Instruction,
MCLR
, WDT; Illegal Opcode, REPEAT Instruction,
Hardware Traps, Configuration Word Mismatch
(OST, PLL Lock)
Instruction Set 76 Base Instructions, Multiple Addressing Mode Variations
Packages 100-Pin TQFP and 121-Pin BGA
Note 1: Peripherals are accessible through remappable pins.