Datasheet

© 2011-2012 Microchip Technology Inc. Preliminary DS39997C-page 37
PIC24FJ16MC101/102 AND PIC24FJ32MC101/102/104
TABLE 4-1: CPU CORE REGISTERS MAP
SFR Name
SFR
Addr
Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
WREG0 0000 Working Register 0
xxxx
WREG1 0002 Working Register 1
xxxx
WREG2 0004 Working Register 2
xxxx
WREG3 0006 Working Register 3
xxxx
WREG4 0008 Working Register 4
xxxx
WREG5 000A Working Register 5
xxxx
WREG6 000C Working Register 6
xxxx
WREG7 000E Working Register 7
xxxx
WREG8 0010 Working Register 8
xxxx
WREG9 0012 Working Register 9
xxxx
WREG10 0014 Working Register 10
xxxx
WREG11 0016 Working Register 11
xxxx
WREG12 0018 Working Register 12
xxxx
WREG13 001A Working Register 13
xxxx
WREG14 001C Working Register 14
xxxx
WREG15 001E Working Register 15
0800
SPLIM 0020 Stack Pointer Limit Register
xxxx
PCL 002E Program Counter Low Word Register
0000
PCH 0030 Program Counter High Byte Register
0000
TBLPAG 0032 Table Page Address Pointer Register
0000
PSVPAG 0034 Program Memory Visibility Page Address Pointer Register
0000
RCOUNT 0036 Repeat Loop Counter Register
xxxx
SR 0042 DC IPL2 IPL1 IPL0 RA N OV Z C
0000
CORCON 0044
IPL3 PSV
0020
DISICNT 0052
Disable Interrupts Counter
Register
0000
Legend: x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.