Datasheet

Table Of Contents
2010 Microchip Technology Inc. Preliminary DS39979A-page 99
PIC18F87J72 FAMILY
REGISTER 9-9: PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3
U-0 R/W-0 R-0 R-0 R/W-0 R/W-0 R/W-0 R/W-0
LCDIE RC2IE TX2IE CTMUIE CCP2IE CCP1IE RTCCIE
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
-n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown
bit 7 Unimplemented: Read as0
bit 6 LCDIE: LCD Interrupt Enable bit (valid when Type-B waveform with Non-Static mode is selected)
1 = Enabled
0 = Disabled
bit 5 RC2IE: AUSART Receive Interrupt Enable bit
1 = Enabled
0 = Disabled
bit 4 TX2IE: AUSART Transmit Interrupt Enable bit
1 = Enabled
0 = Disabled
bit 3 CTMUIE: CTMU Interrupt Enable bit
1 = Enabled
0 = Disabled
bit 2 CCP2IE: CCP2 Interrupt Enable bit
1 = Enabled
0 = Disabled
bit 1 CCP1IE: CCP1 Interrupt Enable bit
1 = Enables the CCP1 interrupt
0 = Disables the CCP1 interrupt
bit 0 RTCCIE: RTCC Interrupt Enable bit
1 = Enabled
0 = Disabled