Datasheet

Table Of Contents
2010 Microchip Technology Inc. Preliminary DS39979A-page 51
PIC18F87J72 FAMILY
ADRESH PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
ADRESL PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
ADCON0 PIC18F8XJ72 0-00 0000 0-00 0000 u-uu uuuu
ADCON1 PIC18F8XJ72 0-00 0000 0-00 0000 u-uu uuuu
ADCON2 PIC18F8XJ72 0-00 0000 0-00 0000 u-uu uuuu
LCDDATA4 PIC18F8XJ72 ---- ---x ---- ---u ---- ---u
LCDDATA3 PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
LCDDATA2 PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
LCDDATA1 PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
LCDDATA0 PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
LCDSE4 PIC18F8XJ72 ---- ---0 ---- ---u ---- ---u
LCDSE3 PIC18F8XJ72 0000 0000 uuuu uuuu uuuu uuuu
LCDSE2 PIC18F8XJ72 0000 0000 uuuu uuuu uuuu uuuu
LCDSE1 PIC18F8XJ72 0000 0000 uuuu uuuu uuuu uuuu
CVRCON PIC18F8XJ72 0000 0000 0000 0000 uuuu uuuu
CMCON PIC18F8XJ72 0000 0111 0000 0111 uuuu uuuu
TMR3H PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
TMR3L PIC18F8XJ72 xxxx xxxx uuuu uuuu uuuu uuuu
T3CON PIC18F8XJ72 0000 0000 uuuu uuuu uuuu uuuu
SPBRG1 PIC18F8XJ72 0000 0000 0000 0000 uuuu uuuu
RCREG1 PIC18F8XJ72 0000 0000 0000 0000 uuuu uuuu
TXREG1 PIC18F8XJ72 0000 0000 0000 0000 uuuu uuuu
TXSTA1 PIC18F8XJ72 0000 0010 0000 0010 uuuu uuuu
RCSTA1 PIC18F8XJ72 0000 000x 0000 000x uuuu uuuu
LCDPS PIC18F8XJ72 0000 0000 0000 0000 uuuu uuuu
LCDSE0 PIC18F8XJ72 0000 0000 uuuu uuuu uuuu uuuu
LCDCON PIC18F8XJ72 000- 0000 000- 0000 uuu- uuuu
EECON2 PIC18F8XJ72 ---- ---- ---- ---- ---- ----
EECON1 PIC18F8XJ72 ---0 x00- ---0 u00- ---0 u00-
TABLE 5-2: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)
Register
Applicable
Devices
Power-on Reset,
Brown-out Reset
MCLR
Resets
WDT Reset
RESET Instruction
Stack Resets
Wake-up via WDT
or Interrupt
Legend: u = unchanged, x = unknown, - = unimplemented bit, read as ‘0’, q = value depends on condition.
Shaded cells indicate conditions do not apply for the designated device.
Note 1: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are
updated with the current value of the PC. The STKPTR is modified to point to the next location in the
hardware stack.
2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the
interrupt vector (0008h or 0018h).
3: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).
4: See Table 5-1 for Reset value for specific condition.
5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When
not enabled as PORTA pins, they are disabled and read as 0’.