Datasheet

Table Of Contents
PIC18F87J72 FAMILY
DS39979A-page 416 Preliminary 2010 Microchip Technology Inc.
FIGURE 29-13: I
2
C™ BUS START/STOP BITS TIMING
TABLE 29-18: I
2
C™ BUS START/STOP BITS REQUIREMENTS (SLAVE MODE)
Param.
No.
Symbol Characteristic Min Max Units Conditions
90 T
SU:STA Start Condition
Setup Time
100 kHz mode 4700 ns Only relevant for Repeated
Start condition
400 kHz mode 600
91 THD:STA Start Condition
Hold Time
100 kHz mode 4000 ns After this period, the first
clock pulse is generated
400 kHz mode 600
92 T
SU:STO Stop Condition
Setup Time
100 kHz mode 4700 ns
400 kHz mode 600
93 T
HD:STO Stop Condition
Hold Time
100 kHz mode 4000 ns
400 kHz mode 600
Note: Refer to Figure 29-3 for load conditions.
91
92
93
SCL
SDA
Start
Condition
Stop
Condition
90