Datasheet

Table Of Contents
PIC18F87J72 FAMILY
DS39979A-page 4 Preliminary 2010 Microchip Technology Inc.
Pin Diagram
Device
Flash
Program
Memory
(bytes)
SRAM
Data
Memory
(bytes)
LCD
(Pixels)
I/O
A/D
Comparators
CCP
BOR/LVD
MSSP
A/EUSART
Timers
8-bit/16-bit
RTCC
CTMU
12-Bit SAR
(channels)
24-bit AFE
(channels)
PIC18F86J72 64K 3,923 132 51 12 2 2 2 Y 1 1/1 1/3 Y Y
PIC18F87J72 128K 3,923 132 51 12 2 2 2 Y 1 1/1 1/3 Y Y
PIC18F86J72
Note 1: Pinouts are subject to change.
2: The CCP2 pin placement depends on the setting of the CCP2MX Configuration bit.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
48
47
46
45
44
43
42
41
40
39
64 63 62 61
21 22 23 24 25 26 27 28 29 30 31 32
1
2
17
18
37
50
49
19
20
33 34
35 36
38
58
57
56
55
54
53
52
51
60
59
68 67 66 6572 71 70 6974 73
78
77 76 75
79
80
RD7/SEG7
RD6/SEG6
RD5/SEG5
RD4/SEG4
RD3/SEG3
RD2/SEG2
RD1/SEG1
SVDD
VSS
RD0/SEG0/CTPLS
RE7/CCP2
(2)
/SEG31
RE6/COM3
RE5/COM2
RE4/COM1
RE3/COM0
RE2/LCDBIAS3
RE1/LCDBIAS2
RE0/LCDBIAS1
RG0/LCDBIAS0
RG1/TX2/CK2
RG2/RX2/DT2/VLCAP1
RG3/VLCAP2
MCLR
RG4/SEG26/RTCC
VSS
VDDCORE/VCAP
RF7/AN5/SS/SEG25
RF6/AN11/SEG24/C1INA
RF5/AN10/CVREF/SEG23/C1INB
RF4/AN9/SEG22/C2INA
RF3/AN8/SEG21/C2INB
RF2/AN7/C1OUT/SEG20
RF1/AN6/C2OUT/SEG19
ENVREG
AVDD
AVSS
RA3/AN3/VREF+
RA2/AN2/VREF-
RA1/AN1/SEG18
RA0/AN0
VSS
RA5/AN4/SEG15
RA4/T0CKI/SEG14
RC1/T1OSI/CCP2
(2)
I/SEG32
RC0/T1OSO/T13CKI
RC6/TX1/CK1/SEG27
RC7/RX1/DT1/SEG28
RC2/CCP1/SEG13
RC3/SCK/SCL/SEG17
RC4/SDI/SDA/SEG16
RC5/SDO/SEG12
RB7/KBI3/PGD
VDD
OSC1/CLKI/RA7
OSC2/CLKO/RA6
VSS
RB6/KBI2/PGC
RB5/KBI1/SEG29
RB4/KBI0/SEG11
RB3/INT3/SEG10/CTED2
RB2/INT2/SEG9/CTED1
RB1/INT1/SEG8
RB0/INT0/SEG30
SAVDD
VDD
ARESET
SDIA
CSA
SCKA
SDOA
CLKIA
DR
SVSS
REFIN-
REFIN+/OUT
SAVSS
CH0+
CH0-
CH1-
CH1+
80-Pin TQFP
(1)
Pins are tolerant up to 5.5 V
Dedicated 24-bit AFE pins
PIC18F87J72