Datasheet

Table Of Contents
2010 Microchip Technology Inc. Preliminary DS39979A-page 255
PIC18F87J72 FAMILY
FIGURE 19-12: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)
TABLE 19-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Reset
Values
on Page
INTCON GIE/GIEH PEIE/GIEL
TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF 49
PIR1 ADIF RC1IF TX1IF SSPIF TMR2IF TMR1IF 52
PIE1
ADIE RC1IE TX1IE SSPIE TMR2IE TMR1IE 52
IPR1 ADIP RC1IP TX1IP SSPIP TMR2IP TMR1IP 52
RCSTA1 SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 51
TXREG1 EUSART Transmit Register 51
TXSTA1 CSRC TX9 TXEN SYNC
SENDB BRGH TRMT TX9D 51
BAUDCON1 ABDOVF RCMT RXDTP TXCKP BRG16 WUE ABDEN 53
SPBRGH1 EUSART Baud Rate Generator Register High Byte 53
SPBRG1 EUSART Baud Rate Generator Register Low Byte 51
LATG
U2OD U1OD LATG4 LATG3 LATG2 LATG1 LATG0 52
Legend: — = unimplemented, read as0. Shaded cells are not used for synchronous master transmission.
RC7/RX1/DT1/SEG28 Pin
RC6/TX1/CK1/SEG27 Pin
Write to
TXREG1 Reg
TX1IF bit
TRMT bit
bit 0
bit 1
bit 2
bit 6 bit 7
TXEN bit