Datasheet

Table Of Contents
2010 Microchip Technology Inc. Preliminary DS39979A-page 19
PIC18F87J72 FAMILY
PORTG is a bidirectional I/O port.
RG0/LCDBIAS0
RG0
LCDBIAS0
5
I/O
I
ST
Analog
Digital I/O.
BIAS0 input for LCD.
RG1/TX2/CK2
RG1
TX2
CK2
6
I/O
O
I/O
ST
ST
Digital I/O.
AUSART asynchronous transmit.
AUSART synchronous clock (see related RX2/DT2).
RG2/RX2/DT2/V
LCAP1
RG2
RX2
DT2
V
LCAP1
7
I/O
I
I/O
I
ST
ST
ST
Analog
Digital I/O.
AUSART asynchronous receive.
AUSART synchronous data (see related TX2/CK2).
LCD charge pump capacitor input.
RG3/V
LCAP2
RG3
VLCAP2
8
I/O
I
ST
Analog
Digital I/O.
LCD charge pump capacitor input.
RG4/SEG26/RTCC
RG4
SEG26
RTCC
10
I/O
O
O
ST
Analog
Digital I/O.
SEG26 output for LCD.
RTCC output.
V
SS 11,32,50, 71 P Ground reference for logic and I/O pins.
VDD 47, 72 P Positive supply for logic and I/O pins.
AVSS 24 P Ground reference for analog modules.
AV
DD 23 P Positive supply for analog modules.
ENVREG 22 I ST Enable for on-chip voltage regulator.
VDDCORE/VCAP
VDDCORE
VCAP
12
P
P
Core logic power or external filter capacitor connection.
Positive supply for microcontroller core logic
(regulator disabled).
External filter capacitor connection (regulator enabled).
TABLE 1-2: PIC18F8XJ72 PINOUT I/O DESCRIPTIONS (CONTINUED)
Pin Name
Pin Number
Pin
Type
Buffer
Type
Description
TQFP
Legend: TTL = TTL compatible input CMOS = CMOS compatible input or output
ST = Schmitt Trigger input with CMOS levels Analog = Analog input
I2C = I
2
C/SMBus compatible input OD = Open-Drain (no P diode to VDD)
I = Input O = Output
P= Power
Note 1: Default assignment for CCP2 when the CCP2MX Configuration bit is set.
2: Alternate assignment for CCP2 when the CCP2MX Configuration bit is cleared.