Datasheet

Table Of Contents
PIC18F87J72 FAMILY
DS39979A-page 162 Preliminary 2010 Microchip Technology Inc.
TABLE 16-3: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, TIMER1 AND TIMER3
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Reset
Values
on Page
INTCON GIE/GIEH PEIE/GIEL TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF 49
RCON IPEN
CM RI TO PD POR BOR 50
PIR3
LCDIF RC2IF TX2IF CTMUIF CCP2IF CCP1IF RTCCIF 52
PIE3 LCDIE RC2IE TX2IE CTMUIE CCP2IE CCP1IE RTCCIE 52
IPR3 LCDIP RC2IP TX2IP CTMUIP CCP2IP CCP1IP RTCCIP 52
PIR2
OSCFIF CMIF BCLIF LVDIF TMR3IF —52
PIE2 OSCFIE CMIE BCLIE LVDIE TMR3IE —52
IPR2 OSCFIP CMIP BCLIP LVDIP TMR3IP —52
TRISC
TRISC7 TRISC6 TRISC5 TRISC4 TRISC3 TRISC2 TRISC1 TRISC0 52
TRISE TRISE7 TRISE6 TRISE5 TRISE4 TRISE3 TRISE1 TRISE0 52
TRISG SPIOD CCP2OD CCP1OD TRISG4 TRISG3 TRISG2 TRISG1 TRISG0 52
TMR1L Timer1 Register Low Byte 50
TMR1H Timer1 Register High Byte 50
T1CON RD16 T1RUN T1CKPS1 T1CKPS0 T1OSCEN T1SYNC
TMR1CS TMR1ON 50
TMR3H Timer3 Register High Byte 51
TMR3L Timer3 Register Low Byte 51
T3CON RD16 T3CCP2 T3CKPS1 T3CKPS0 T3CCP1 T3SYNC
TMR3CS TMR3ON 51
CCPR1L Capture/Compare/PWM Register 1 Low Byte 53
CCPR1H Capture/Compare/PWM Register 1 High Byte 53
CCP1CON
DC1B1 DC1B0 CCP1M3 CCP1M2 CCP1M1 CCP1M0 53
CCPR2L Capture/Compare/PWM Register 2 Low Byte 53
CCPR2H Capture/Compare/PWM Register 2 High Byte 53
CCP2CON
DC2B1 DC2B0 CCP2M3 CCP2M2 CCP2M1 CCP2M0 53
Legend: — = unimplemented, read as ‘0. Shaded cells are not used by Capture/Compare, Timer1 or Timer3.