Datasheet

Table Of Contents
PIC18F87J72 FAMILY
DS39979A-page 12 Preliminary 2010 Microchip Technology Inc.
FIGURE 1-1: PIC18F8XJ72 (80-PIN) BLOCK DIAGRAM
Instruction
Decode and
Control
PORTA
Data Latch
Data Memory
(2.0, 3.9
Address Latch
Data Address<12>
12
Access
BSR
FSR0
FSR1
FSR2
inc/dec
logic
Address
4
12
4
PCH PCL
PCLATH
8
31-Level Stack
Program Counter
PRODLPRODH
8 x 8 Multiply
8
BITOP
8
8
ALU<8>
Address Latch
Program Memory
(96 Kbytes)
Data Latch
20
8
8
Table Pointer<21>
inc/dec logic
21
8
Data Bus<8>
Table Latch
8
IR
12
3
PCLATU
PCU
Note 1: See Table 1-2 for I/O port pin descriptions.
2: RA6 and RA7 are only available as digital I/O in select oscillator modes. See Section 3.0 “Oscillator Configurations” for more
information
3: Brown-out Reset and Low-Voltage Detect functions are provided when the on-board voltage regulator is enabled.
AUSART
Comparators
MSSP
Timer3Timer2 CTMUTimer1
CCP2
ADC
12-Bit
W
Instruction Bus <16>
STKPTR
Bank
8
State Machine
Control Signals
Decode
8
8
EUSART
ROM Latch
LCD
PORTC
PORTD
PORTE
PORTF
PORTG
RA0:RA7
(1,2)
RC0:RC7
(1)
RD0:RD7
(1)
RE0:RE1,
RF1:RF7
(1)
RG0:RG4
(1)
PORTB
RB0:RB7
(1)
OSC1/CLKI
OSC2/CLKO
V
DD,
Timing
Generation
V
SS
MCLR
Power-up
Timer
Oscillator
Start-up Timer
Power-on
Reset
Watchdog
Timer
BOR and
LVD
(3)
Precision
Reference
Band Gap
INTRC
Oscillator
Regulator
Voltage
VDDCORE/VCAP
ENVREG
Kbytes)
Driver
8 MHz
Oscillator
RE3:RE7
(1)
Timer0
CCP1
RTCC
Dual-Channel
SDIA
AFE
SDOA
CSA
DR
CLKIA
CHn+
CHn-
SVDD
SVSS
ARESET
SAVDD
SAVSS