Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 412 2010 Microchip Technology Inc.
Transition for Entry to SEC_RUN Mode .................... 45
Transition for Entry to Sleep Mode ............................47
Transition for Two-Speed Start-up
(INTRC to HSPLL) ........................................... 300
Transition for Wake From Idle to Run Mode .............. 48
Transition for Wake From Sleep (HSPLL) ................. 47
Transition From RC_RUN Mode to
PRI_RUN Mode ................................................. 46
Transition From SEC_RUN Mode to
PRI_RUN Mode (HSPLL) .................................. 45
Transition to RC_RUN Mode ..................................... 46
Type-A in 1/2 MUX, 1/2 Bias Drive ..........................176
Type-A in 1/2 MUX, 1/3 Bias Drive ..........................178
Type-A in 1/3 MUX, 1/2 Bias Drive ..........................180
Type-A in 1/3 MUX, 1/3 Bias Drive ..........................182
Type-A in 1/4 MUX, 1/3 Bias Drive ..........................184
Type-A/Type-B in Static Drive .................................. 175
Type-B in 1/2 MUX, 1/2 Bias Drive ..........................177
Type-B in 1/2 MUX, 1/3 Bias Drive ..........................179
Type-B in 1/3 MUX, 1/2 Bias Drive ..........................181
Type-B in 1/3 MUX, 1/3 Bias Drive ..........................183
Type-B in 1/4 MUX, 1/3 Bias Drive ..........................185
Timing Diagrams and Specifications
Capture/Compare/PWM Requirements
(CCP1, CCP2) .................................................381
CLKO and I/O Requirements ................................... 378
EUSART/AUSART Synchronous Receive
Requirements ................................................... 390
EUSART/AUSART Synchronous Transmission
Requirements ................................................... 390
Example SPI Mode Requirements
(Master Mode, CKE = 0) ................................. 382
Example SPI Mode Requirements
(Master Mode, CKE = 1) ................................. 383
Example SPI Mode Requirements
(Slave Mode, CKE = 0) .................................... 384
Example SPI Slave Mode
Requirements (CKE = 1) .................................. 385
External Clock Requirements .................................. 376
I
2
C Bus Data Requirements (Slave Mode) .............. 387
I
2
C Bus Start/Stop Bits Requirements
(Slave Mode) .................................................... 386
Internal RC Accuracy ............................................... 377
MSSP I
2
C Bus Data Requirements ......................... 389
MSSP I
2
C Bus Start/Stop Bits Requirements .......... 388
PLL Clock ................................................................ 377
Reset, Watchdog Timer, Oscillator Start-up
Timer, Power-up Timer and Brown-out
Reset Requirements ........................................ 379
Timer0 and Timer1 External Clock
Requirements .................................................. 380
Top-of-Stack Access .......................................................... 65
TSTFSZ ........................................................................... 345
Two-Speed Start-up ................................................. 291, 300
Two-Word Instructions
Example Cases .......................................................... 69
V
VDDCORE/VCAP Pin .......................................................... 299
Voltage Reference Specifications .................................... 373
Voltage Regulator (On-Chip) ........................................... 299
Brown-out Reset (BOR) ........................................... 300
Low-Voltage Detection (LVD) .................................. 299
Operation in Sleep Mode ......................................... 300
Power-up Requirements .......................................... 300
W
Watchdog Timer (WDT) ........................................... 291, 297
Associated Registers ............................................... 298
Control Register ....................................................... 297
During Oscillator Failure .......................................... 301
Programming Considerations .................................. 297
WCOL ...................................................... 223, 224, 225, 228
WCOL Status Flag ................................... 223, 224, 225, 228
WWW Address ................................................................ 413
WWW, On-Line Support ...................................................... 7
X
XORLW ............................................................................ 345
XORWF ........................................................................... 346