Datasheet

Table Of Contents
2010 Microchip Technology Inc. DS39770C-page 403
PIC18F85J90 FAMILY
INDEX
A
A/D ................................................................................... 271
A/D Converter Interrupt, Configuring ....................... 275
Acquisition Requirements ........................................ 276
ADCAL Bit ................................................................ 279
ADCON0 Register .................................................... 271
ADCON1 Register .................................................... 271
ADCON2 Register .................................................... 271
ADRESH Register ............................................ 271, 274
ADRESL Register .................................................... 271
Analog Port Pins, Configuring .................................. 277
Associated Registers ............................................... 279
Automatic Acquisition Time ...................................... 277
Calibration ................................................................ 279
Configuring the Module ............................................ 275
Conversion Clock (T
AD) ........................................... 277
Conversion Requirements ....................................... 392
Conversion Status (GO/DONE
Bit) .......................... 274
Conversions ............................................................. 278
Converter Characteristics ........................................ 391
Operation in Power-Managed Modes ...................... 279
Special Event Trigger (CCP) .................................... 278
Use of the CCP2 Trigger .......................................... 278
Absolute Maximum Ratings ............................................. 359
AC (Timing) Characteristics ............................................. 374
Load Conditions for Device Timing
Specifications ................................................... 375
Parameter Symbology ............................................. 374
Temperature and Voltage Specifications ................. 375
Timing Conditions .................................................... 375
ACKSTAT ........................................................................ 225
ACKSTAT Status Flag ..................................................... 225
ADCAL Bit ........................................................................ 279
ADCON0 Register ............................................................ 271
GO/DONE
Bit ........................................................... 274
ADCON1 Register ............................................................ 271
ADCON2 Register ............................................................ 271
ADDFSR .......................................................................... 348
ADDLW ............................................................................ 311
Addressable Universal Synchronous Asynchronous
Receiver Transmitter (AUSART). See AUSART.
ADDULNK ........................................................................ 348
ADDWF ............................................................................ 311
ADDWFC ......................................................................... 312
ADRESH Register ............................................................ 271
ADRESL Register .................................................... 271, 274
Analog-to-Digital Converter. See A/D.
ANDLW ............................................................................ 312
ANDWF ............................................................................ 313
Assembler
MPASM Assembler .................................................. 356
AUSART
Asynchronous Mode ................................................ 262
Associated Registers, Receive ........................ 265
Associated Registers, Transmit ....................... 263
Receiver ........................................................... 264
Setting up 9-Bit Mode with Address Detect ..... 264
Transmitter ....................................................... 262
Baud Rate Generator (BRG) ................................... 260
Associated Registers ....................................... 260
Baud Rate Error, Calculating ........................... 260
Baud Rates, Asynchronous Modes ................. 261
High Baud Rate Select (BRGH Bit) ................. 260
Operation in Power-Managed Modes .............. 260
Sampling ......................................................... 260
Synchronous Master Mode ...................................... 266
Associated Registers, Receive ........................ 268
Associated Registers, Transmit ....................... 267
Reception ........................................................ 268
Transmission ................................................... 266
Synchronous Slave Mode ........................................ 269
Associated Registers, Receive ........................ 270
Associated Registers, Transmit ....................... 269
Reception ........................................................ 270
Transmission ................................................... 269
Auto-Wake-up on Sync Break Character ......................... 249
B
Baud Rate Generator ...................................................... 221
BC .................................................................................... 313
BCF ................................................................................. 314
BF .................................................................................... 225
BF Status Flag ................................................................. 225
Bias Generation (LCD)
Charge Pump Design Considerations ..................... 173
Block Diagrams
A/D ........................................................................... 274
Analog Input Model .................................................. 275
AUSART Receive .................................................... 264
AUSART Transmit ................................................... 262
Baud Rate Generator .............................................. 221
Capture Mode Operation ......................................... 156
Comparator Analog Input Model .............................. 285
Comparator I/O Operating Modes ........................... 282
Comparator Output .................................................. 284
Comparator Voltage Reference ............................... 288
Comparator Voltage Reference Output
Buffer Example ................................................ 289
Compare Mode Operation ....................................... 157
Connections for On-Chip Voltage Regulator ........... 299
Device Clock .............................................................. 35
EUSART Receive .................................................... 247
EUSART Transmit ................................................... 245
External Power-on Reset Circuit
(Slow V
DD Power-up) ........................................ 53
Fail-Safe Clock Monitor ........................................... 301
Generic I/O Port Operation ...................................... 115
Interrupt Logic .......................................................... 100
LCD Clock Generation ............................................. 168
LCD Driver Module .................................................. 163
LCD Regulator Connections (M0 and M1) .............. 170
MSSP (I
2
C Master Mode) ........................................ 219
MSSP (I
2
C Mode) .................................................... 200
MSSP (SPI Mode) ................................................... 191
On-Chip Reset Circuit ................................................ 51
PIC18F6XJ90 ............................................................ 12
PIC18F8XJ90 ............................................................ 13
PLL ............................................................................ 40
PWM Operation (Simplified) .................................... 159