Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 388 2010 Microchip Technology Inc.
FIGURE 26-15: MSSP I
2
C™ BUS START/STOP BITS TIMING WAVEFORMS
TABLE 26-20: MSSP I
2
C™ BUS START/STOP BITS REQUIREMENTS
FIGURE 26-16: MSSP I
2
C™ BUS DATA TIMING
Param.
No.
Symbol Characteristic Min Max Units Conditions
90 T
SU:STA Start Condition 100 kHz mode 2(TOSC)(BRG + 1) Only relevant for
Repeated Start
condition
Setup Time 400 kHz mode 2(T
OSC)(BRG + 1)
1 MHz mode
(1,2)
2(TOSC)(BRG + 1)
91 T
HD:STA Start Condition 100 kHz mode 2(TOSC)(BRG + 1) After this period, the
first clock pulse is
generated
Hold Time 400 kHz mode 2(T
OSC)(BRG + 1)
1 MHz mode
(1,2)
2(TOSC)(BRG + 1)
92 T
SU:STO Stop Condition 100 kHz mode 2(TOSC)(BRG + 1)
Setup Time 400 kHz mode 2(TOSC)(BRG + 1)
1 MHz mode
(1,2)
2(TOSC)(BRG + 1)
93 T
HD:STO Stop Condition 100 kHz mode 2(TOSC)(BRG + 1)
Hold Time 400 kHz mode 2(TOSC)(BRG + 1)
1 MHz mode
(1,2)
2(TOSC)(BRG + 1)
Note 1: Maximum pin capacitance = 10 pF for all I
2
C™ pins.
2: A minimum 16 MHz F
OSC is required for 1 MHz I
2
C.
Note: Refer to Figure 26-3 for load conditions.
91
93
SCL
SDA
Start
Condition
Stop
Condition
90
92
Note: Refer to Figure 26-3 for load conditions.
90
91 92
100
101
103
106
107
109
109
110
102
SCL
SDA
In
SDA
Out