Datasheet

Table Of Contents
2010 Microchip Technology Inc. DS39770C-page 383
PIC18F85J90 FAMILY
FIGURE 26-10: EXAMPLE SPI MASTER MODE TIMING (CKE = 1)
TABLE 26-15: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1)
Param.
No.
Symbol Characteristic Min Max Units Conditions
73 T
DIV2SCH,
T
DIV2SCL
Setup Time of SDI Data Input to SCK Edge 20 ns
73A TB2B Last Clock Edge of Byte 1 to the 1st Clock Edge
of Byte 2
1.5 TCY + 40 ns (Note 1)
74 T
SCH2DIL,
T
SCL2DIL
Hold Time of SDI Data Input to SCK Edge 40 ns
75 T
DOR SDO Data Output Rise Time 25 ns
76 TDOF SDO Data Output Fall Time 25 ns
78 T
SCR SCK Output Rise Time (Master mode) 25 ns
79 T
SCF SCK Output Fall Time (Master mode) 25 ns
80 T
SCH2DOV,
T
SCL2DOV
SDO Data Output Valid after SCK Edge 50 ns
81 T
DOV2SCH,
T
DOV2SCL
SDO Data Output Setup to SCK Edge T
CY —ns
Note 1: Only if Parameter #71A and #72A are used.
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
81
71 72
74
75, 76
78
80
MSb
79
73
bit 6 - - - - - - 1
LSb In
bit 6 - - - - 1
LSb
Note: Refer to Figure 26-3 for load conditions.
MSb In