Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 382 2010 Microchip Technology Inc.
FIGURE 26-9: EXAMPLE SPI MASTER MODE TIMING (CKE = 0)
TABLE 26-14: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)
Param
No.
Symbol Characteristic Min Max Units Conditions
73 T
DIV2SCH,
T
DIV2SCL
Setup Time of SDI Data Input to SCK Edge 20 ns
73A T
B2B Last Clock Edge of Byte 1 to the 1st Clock Edge
of Byte 2
1.5 TCY + 40 ns (Note 1)
74 T
SCH2DIL,
T
SCL2DIL
Hold Time of SDI Data Input to SCK Edge 40 ns
75 TDOR SDO Data Output Rise Time 25 ns
76 TDOF SDO Data Output Fall Time 25 ns
78 T
SCR SCK Output Rise Time (Master mode) 25 ns
79 T
SCF SCK Output Fall Time (Master mode) 25 ns
80 TSCH2DOV,
T
SCL2DOV
SDO Data Output Valid after SCK Edge 50 ns
Note 1: Only if Parameter #71A and #72A are used.
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
70
71 72
73
74
75, 76
78
79
80
79
78
MSb LSb
bit 6 - - - - - - 1
LSb In
bit 6 - - - - 1
Note: Refer to Figure 26-3 for load conditions.
MSb In