Datasheet

Table Of Contents
2010 Microchip Technology Inc. DS39770C-page 379
PIC18F85J90 FAMILY
FIGURE 26-6: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND
POWER-UP TIMER TIMING
TABLE 26-11: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER
AND BROWN-OUT RESET REQUIREMENTS
Param.
No.
Symbol Characteristic Min Typ Max Units Conditions
30 T
MCLMCLR Pulse Width (low) 2 TCY 10 TCY (Note 1)
31 T
WDT Watchdog Timer Time-out Period
(no postscaler)
3.4 4.0 4.6 ms
32 T
OST Oscillation Start-up Timer Period 1024 TOSC 1024 TOSC —TOSC = OSC1 period
33 T
PWRT Power-up Timer Period 45.8 65.5 85.2 ms
34 T
IOZ I/O High-Impedance from MCLR
Low or Watchdog Timer Reset
—2s
38 T
CSD CPU Start-up Time 10 s
—200 s Voltage regulator
enabled and put to
Sleep
39 T
IOBST Time for INTOSC to Stabilize 1 s
Note 1: To ensure device Reset, MCLR
must be low for at least 2 TCY or 400 µs, whichever is lower.
VDD
MCLR
Internal
POR
PWRT
Time-out
Oscillator
Time-out
Internal
Reset
Watchdog
Timer
Reset
33
32
30
31
34
I/O pins
34
Note: Refer to Figure 26-3 for load conditions.