Datasheet

Table Of Contents
2010 Microchip Technology Inc. DS39770C-page 267
PIC18F85J90 FAMILY
FIGURE 19-7: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)
TABLE 19-6: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Reset
Values
on Page
INTCON GIE/GIEH PEIE/GIEL
TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF 57
PIR3 LCDIF RC2IF TX2IF CCP2IF CCP1IF —60
PIE3
LCDIE RC2IE TX2IE CCP2IE CCP1IE —60
IPR3 LCDIP RC2IP TX2IP CCP2IP CCP1IP —60
RCSTA2 SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 62
TXREG2 AUSART Transmit Register 62
TXSTA2 CSRC TX9 TXEN SYNC
BRGH TRMT TX9D 62
SPBRG2 AUSART Baud Rate Generator Register 62
LATG U2OD
U1OD LATG4 LATG3 LATG2 LATG1 LATG0 60
Legend: — = unimplemented, read as ‘0. Shaded cells are not used for synchronous master transmission.
RX2/DT2 pin
TX2/CK2 pin
Write to
TXREG2 Reg
TX2IF bit
TRMT bit
bit 0
bit 1
bit 2
bit 6 bit 7
TXEN bit