Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 252 2010 Microchip Technology Inc.
FIGURE 18-12: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)
TABLE 18-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Reset
Values
on Page
INTCON GIE/GIEH PEIE/GIEL
TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF 57
PIR1 ADIF RC1IF TX1IF SSPIF TMR2IF TMR1IF 60
PIE1
ADIE RC1IE TX1IE SSPIE TMR2IE TMR1IE 60
IPR1 ADIP RC1IP TX1IP SSPIP TMR2IP TMR1IP 60
RCSTA1 SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 59
TXREG1 EUSART Transmit Register 59
TXSTA1 CSRC TX9 TXEN SYNC
SENDB BRGH TRMT TX9D 59
BAUDCON1 ABDOVF RCIDL RXDTP TXCKP BRG16 WUE ABDEN 61
SPBRGH1 EUSART Baud Rate Generator Register High Byte 61
SPBRG1 EUSART Baud Rate Generator Register Low Byte 59
LATG
U2OD U1OD LATG4 LATG3 LATG2 LATG1 LATG0 60
Legend: — = unimplemented, read as ‘0. Shaded cells are not used for synchronous master transmission.
RC7/RX1/DT1 pin
RC6/TX1/CK1 pin
Write to
TXREG1 Reg
TX1IF bit
TRMT bit
bit 0
bit 1
bit 2
bit 6 bit 7
TXEN bit