Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 234 2010 Microchip Technology Inc.
TABLE 17-4: REGISTERS ASSOCIATED WITH I
2
C™ OPERATION
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Reset
Values
on Page
INTCON GIE/GIEH PEIE/GIEL
TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF 57
PIR1
ADIF RC1IF TX1IF SSPIF TMR2IF TMR1IF 60
PIE1 ADIE RC1IE TX1IE SSPIE TMR2IE TMR1IE 60
IPR1 ADIP RC1IP TX1IP SSPIP TMR2IP TMR1IP 60
PIR2
OSCFIF CMIF —BCLIFLVDIF TMR3IF —60
PIE2 OSCFIE CMIE —BCLIELVDIE TMR3IE —60
IPR2 OSCFIP CMIP —BCLIPLVDIP TMR3IP —60
TRISC
TRISC7 TRISC6 TRISC5 TRISC4 TRISC3 TRISC2 TRISC1 TRISC0 60
SSPBUF MSSP Receive Buffer/Transmit Register 58
SSPADD MSSP Address Register (I
2
C™ Slave mode),
MSSP Baud Rate Reload Register (I
2
C Master mode)
58
SSPCON1 WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0 58
SSPCON2
GCEN ACKSTAT ACKDT ACKEN RCEN PEN RSEN SEN 58
GCEN
ACKSTAT ADMSK5
(1)
ADMSK4
(1)
ADMSK3
(1)
ADMSK2
(1)
ADMSK1
(1)
SEN
SSPSTAT SMP CKE D/A
PSR/WUA BF 58
Legend: = unimplemented, read as0’. Shaded cells are not used by the MSSP module in I
2
C™ mode.
Note 1: Alternate bit definitions for use in I
2
C Slave mode operations only.