Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 20 2010 Microchip Technology Inc.
PORTG is a bidirectional I/O port.
RG0/LCDBIAS0
RG0
LCDBIAS0
3
I/O
I
ST
Analog
Digital I/O.
BIAS0 input for LCD.
RG1/TX2/CK2
RG1
TX2
CK2
4
I/O
O
I/O
ST
ST
Digital I/O.
AUSART asynchronous transmit.
AUSART synchronous clock (see related RX2/DT2).
RG2/RX2/DT2/V
LCAP1
RG2
RX2
DT2
V
LCAP1
5
I/O
I
I/O
I
ST
ST
ST
Analog
Digital I/O.
AUSART asynchronous receive.
AUSART synchronous data (see related TX2/CK2).
LCD charge pump capacitor input.
RG3/V
LCAP2
RG3
VLCAP2
6
I/O
I
ST
Analog
Digital I/O.
LCD charge pump capacitor input.
RG4/SEG26
RG4
SEG26
8
I/O
O
ST
Analog
Digital I/O.
SEG26 output for LCD.
V
SS 9, 25, 41, 56 P Ground reference for logic and I/O pins.
V
DD 26, 38, 57 P Positive supply for logic and I/O pins.
AVSS 20 P Ground reference for analog modules.
AVDD 19 P Positive supply for analog modules.
ENVREG 18 I ST Enable for on-chip voltage regulator.
V
DDCORE/VCAP
VDDCORE
VCAP
10
P
P
Core logic power or external filter capacitor connection.
Positive supply for microcontroller core logic
(regulator disabled).
External filter capacitor connection (regulator enabled).
TABLE 1-3: PIC18F6XJ90 PINOUT I/O DESCRIPTIONS (CONTINUED)
Pin Name
Pin Number
Pin
Type
Buffer
Type
Description
TQFP
Legend: TTL = TTL compatible input CMOS = CMOS compatible input or output
ST = Schmitt Trigger input with CMOS levels Analog = Analog input
I = Input O = Output
P = Power OD = Open-Drain (no P diode to V
DD)
I
2
C™ = I
2
C/SMBus
Note 1: Default assignment for CCP2 when the CCP2MX Configuration bit is set.
2: Alternate assignment for CCP2 when the CCP2MX Configuration bit is cleared.