Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 164 2010 Microchip Technology Inc.
16.1 LCD Registers
The LCD driver module has 33 registers:
LCD Control Register (LCDCON)
LCD Phase Register (LCDPS)
LCD Regulator Control Register (LCDREG)
Six LCD Segment Enable Registers
(LCDSE5:LCDSE0)
24 LCD Data Registers
(LCDDATA23:LCDDATA0)
16.1.1 LCD CONTROL REGISTERS
The LCDCON register, shown in Register 16-1,
controls the overall operation of the module. Once the
module is configured, the LCDEN (LCDCON<7>) bit is
used to enable or disable the LCD module. The LCD
panel can also operate during Sleep by clearing the
SLPEN (LCDCON<6>) bit.
The LCDPS register, shown in Register 16-2,
configures the LCD clock source prescaler and the type
of waveform: Type-A or Type-B. Details on these
features are provided in Section 16.2 “LCD Clock
Source”, Section 16.3 “LCD Bias Generation” and
Section 16.8 “LCD Waveform Generation”.
The LCDREG register is described in Section 16.3
“LCD Bias Generation”.
The LCD Segment Enable registers (LCDSEx)
configure the functions of the port pins. Setting the
segment enable bit for a particular segment configures
that pin as an LCD driver. The prototype LCDSE
register is shown in Register 16-3. There are six
LCDSE registers (LCDSE5:LCDSE0) listed in
Table 16-1.
REGISTER 16-1: LCDCON: LCD CONTROL REGISTER
R/W-0 R/W-0 R/C-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0
LCDEN SLPEN WERR
CS1 CS0 LMUX1 LMUX0
bit 7 bit 0
Legend: C = Clearable bit
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
-n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown
bit 7 LCDEN: LCD Driver Enable bit
1 = LCD driver module is enabled
0 = LCD driver module is disabled
bit 6 SLPEN: LCD Driver Enable in Sleep mode bit
1 = LCD driver module is disabled in Sleep mode
0 = LCD driver module is enabled in Sleep mode
bit 5 WERR: LCD Write Failed Error bit
1 = LCDDATAx register written while LCDPS<4> = 0 (must be cleared in software)
0 = No LCD write error
bit 4 Unimplemented: Read as ‘0
bit 3-2 CS<1:0>: Clock Source Select bits
1x = INTRC (31 kHz)
01 = T13CKI (Timer1)
00 = System clock (F
OSC/4)
bit 1-0 LMUX<1:0>: Commons Select bits
LMUX<1:0> Multiplex Type
Maximum Number of Pixels:
Bias Type
PIC18F6XJ90 PIC18F8XJ90
00 Static (COM0) 33 48 Static
01 1/2 (COM1:COM0) 66 96 1/2 or 1/3
10 1/3 (COM2:COM0) 99 144 1/2 or 1/3
11 1/4 (COM3:COM0) 132 192 1/3