Datasheet

Table Of Contents
PIC18F85J90 FAMILY
DS39770C-page 112 2010 Microchip Technology Inc.
REGISTER 9-12: IPR3: PERIPHERAL INTERRUPT PRIORITY REGISTER 3
U-0 R/W-1 R-1 R-1 U-0 R/W-1 R/W-1 U-0
LCDIP RC2IP TX2IP CCP2IP CCP1IP
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
-n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown
bit 7 Unimplemented: Read as ‘0
bit 6 LCDIP: LCD Interrupt Priority bit (valid when Type-B waveform with Non-Static mode is selected)
1 =High priority
0 = Low priority
bit 5 RC2IP: AUSART Receive Priority Flag bit
1 =High priority
0 = Low priority
bit 4 TX2IP: AUSART Transmit Interrupt Priority bit
1 =High priority
0 = Low priority
bit 3 Unimplemented: Read as ‘0
bit CCP2IP: CCP2 Interrupt Priority bit
1 =High priority
0 = Low priority
bit CCP1IP: CCP1 Interrupt Priority bit
1 =High priority
0 = Low priority
bit 0 Unimplemented: Read as ‘0