Datasheet
2003-2013 Microchip Technology Inc. DS30491D-page 437
PIC18F6585/8585/6680/8680
FIGURE 27-15: EXAMPLE SPI MASTER MODE TIMING (CKE = 0)
TABLE 27-15: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
70
71 72
73
74
75, 76
78
79
80
79
78
MSb LSb
bit 6 - - - - - -1
MSb In
LSb In
bit 6 - - - -1
Note: Refer to Figure 27-5 for load conditions.
Param.
No.
Symbol Characteristic Min Max Units Conditions
70 T
SSL2SCH,
T
SSL2SCL
SS
to SCK or SCK Input TCY —ns
71 T
SCH SCK Input High Time
(Slave mode)
Continuous 1.25 TCY + 30 — ns
71A Single Byte 40 — ns (Note 1)
72 T
SCL SCK Input Low Time
(Slave mode)
Continuous 1.25 TCY + 30 — ns
72A Single Byte 40 — ns (Note 1)
73 T
DIV2SCH,
T
DIV2SCL
Setup Time of SDI Data Input to SCK Edge 100 — ns
73A T
B2B Last Clock Edge of Byte 1 to the 1st Clock Edge
of Byte 2
1.5 TCY + 40 — ns (Note 2)
74 T
SCH2DIL,
T
SCL2DIL
Hold Time of SDI Data Input to SCK Edge 100 — ns
75 T
DOR SDO Data Output Rise Time PIC18FXX8X — 25 ns
PIC18LFXX8X — 45 ns
76 T
DOF SDO Data Output Fall Time — 25 ns
78 T
SCR SCK Output Rise Time
(Master mode)
PIC18FXX8X — 25 ns
PIC18LFXX8X — 45 ns
79 T
SCF SCK Output Fall Time (Master mode) — 25 ns
80 T
SCH2DOV,
T
SCL2DOV
SDO Data Output Valid after
SCK Edge
PIC18FXX8X — 50 ns
PIC18LFXX8X — 100 ns
Note 1: Requires the use of Parameter #73A.
2: Only if Parameter #71A and #72A are used.
18F8680.book Page 437 Tuesday, January 29, 2013 1:32 PM