Datasheet

2010 Microchip Technology Inc. DS39635C-page 375
PIC18F6310/6410/8310/8410
FIGURE 27-10: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND
POWER-UP TIMER TIMING
FIGURE 27-11: BROWN-OUT RESET TIMING
TABLE 27-12: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER
AND BROWN-OUT RESET REQUIREMENTS
Param.
No.
Symbol Characteristic Min Typ Max Units Conditions
30 T
MCLMCLR Pulse Width (low) 2 s
31 T
WDT Watchdog Timer Time-out Period
(no postscaler)
3.4 4.1 4.71 ms
32 T
OST Oscillator Start-up Timer Period 1024 TOSC 1024 TOSC —TOSC = OSC1 period
33 T
PWRT Power-up Timer Period 55.5 65.5 75 ms
34 T
IOZ I/O High-Impedance from MCLR
Low or Watchdog Timer Reset
—2s
35 T
BOR Brown-out Reset Pulse Width 200 sVDD BVDD (see D005)
36 T
IRVST Time for Internal Reference
Voltage to become stable
—2050 s
37 T
LVD Low-Voltage Detect Pulse Width 200 sVDD VLVD
38 TCSD CPU Start-up Time 10 s
39 TIOBST Time for INTRC Block to stabilize 1 ms
VDD
MCLR
Internal
POR
PWRT
Time-out
OSC
Time-out
Internal
Reset
Watchdog
Timer
Reset
33
32
30
31
34
I/O pins
34
VDD
BVDD
35
VBGAP = 1.2V
V
IRVST
Enable Internal
Internal Reference
36
Reference Voltage
Voltage Stable