Datasheet

Table Of Contents
PIC18F2480/2580/4480/4580
DS39637D-page 150 © 2009 Microchip Technology Inc.
FIGURE 11-3: PARALLEL SLAVE PORT WRITE WAVEFORMS
FIGURE 11-4: PARALLEL SLAVE PORT READ WAVEFORMS
TABLE 11-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Reset
Values
on Page:
PORTD
(1)
RD7 RD6 RD5 RD4 RD3 RD2 RD1 RD0 58
LATD
(1)
LATD Output Latch Register 58
TRISD
(1)
PORTD Data Direction Register 58
PORTE
(1)
RE3 RE2 RE1 RE0 58
LATE
(1)
LATE Output Latch Register 58
TRISE
(1)
IBF OBF IBOV PSPMODE TRISE2 TRISE1 TRISE0 58
INTCON GIE/GIEH PEIE/GIEL TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF 55
PIR1 PSPIF
ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 58
PIE1 PSPIE ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 58
IPR1 PSPIP
ADIP RCIP TXIP SSPIP CCP1IP TMR2IP TMR1IP 58
ADCON1 VCFG1 VCFG0 PCFG3 PCFG2 PCFG1 PCFG0 56
CMCON
(1)
C2OUT C1OUT C2INV C1INV CIS CM2 CM1 CM0 57
Legend: = unimplemented, read as ‘0’. Shaded cells are not used by the Parallel Slave Port.
Note 1: These registers are available on PIC18F4X80 devices only.
Q1 Q2 Q3 Q4
CS
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
WR
RD
IBF
OBF
PSPIF
PORTD<7:0>
Q1 Q2 Q3 Q4
CS
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
WR
IBF
PSPIF
RD
OBF
PORTD<7:0>