Datasheet

Table Of Contents
© 2009 Microchip Technology Inc. DS39637D-page 449
PIC18F2480/2580/4480/4580
FIGURE 28-14: EXAMPLE SPI SLAVE MODE TIMING (CKE = 0)
TABLE 28-16: EXAMPLE SPI MODE REQUIREMENTS (SLAVE MODE TIMING, CKE = 0)
Param
No.
Symbol Characteristic Min Max Units Conditions
70 T
SSL2SCH
,
TSSL2SCL
SS to SCK or SCK Input 3 TCY —ns
71 TSCH SCK Input High Time Continuous 1.25 TCY + 30 ns
71A Single Byte 40 ns (Note 1)
72 T
SCL SCK Input Low Time Continuous 1.25 TCY + 30 ns
72A Single Byte 40 ns (Note 1)
73 T
DIV2SCH,
T
DIV2SCL
Setup Time of SDI Data Input to SCK Edge 20 ns
73A T
B2B Last Clock Edge of Byte1 to the First Clock Edge of Byte 2 1.5 TCY + 40 ns (Note 2)
74 T
SCH2DIL,
T
SCL2DIL
Hold Time of SDI Data Input to SCK Edge 40 ns
75 T
DOR SDO Data Output Rise Time PIC18FXXXX 25 ns
PIC18LFXXXX 45 ns V
DD = 2.0V
76 T
DOF SDO Data Output Fall Time 25 ns
77 T
SSH2DOZSS to SDO Output High-Impedance 10 50 ns
80 T
SCH2DOV
,
T
SCL2DOV
SDO Data Output Valid after SCK
Edge
PIC18FXXXX 50 ns
PIC18LFXXXX 100 ns V
DD = 2.0V
83 TscH2ssH
,
Tsc L 2ss H
SS
after SCK Edge 1.5 TCY + 40 ns
Note 1: Requires the use of Parameter #73A.
2: Only if Parameter #71A and #72A are used.
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
70
71 72
73
74
75, 76
77
78
79
80
79
78
SDI
MSb LSb
bit 6 - - - - - -1
bit 6 - - - -1 LSb In
83
MSb In