Datasheet

Table Of Contents
© 2009 Microchip Technology Inc. DS39637D-page 59
PIC18F2480/2580/4480/4580
BRGCON3 2480 2580 4480 4580 00-- -000 00-- -000 uu-- -uuu
BRGCON2 2480 2580 4480 4580 0000 0000 0000 0000 uuuu uuuu
BRGCON1 2480 2580 4480 4580 0000 0000 0000 0000 uuuu uuuu
CANCON 2480 2580 4480 4580 1000 000- 1000 000- uuuu uuu-
CANSTAT 2480 2580 4480 4580 100- 000- 100- 000- uuu- uuu-
RXB0D7 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0D6 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0D5 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0D4 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0D3 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0D2 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0D1 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0D0 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0DLC 2480 2580 4480 4580 -xxx xxxx -uuu uuuu -uuu uuuu
RXB0EIDL 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0EIDH 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0SIDL 2480 2580 4480 4580 xxxx x-xx uuuu u-uu uuuu u-uu
RXB0SIDH 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB0CON 2480 2580 4480 4580 000- 0000 000- 0000 uuu- uuuu
RXB1D7 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1D6 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1D5 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1D4 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1D3 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1D2 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1D1 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1D0 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1DLC 2480 2580 4480 4580 -xxx xxxx -uuu uuuu -uuu uuuu
RXB1EIDL 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1EIDH 2480 2580 4480 4580 xxxx xxxx uuuu uuuu uuuu uuuu
RXB1SIDL 2480 2580 4480 4580 xxxx x-xx uuuu u-uu uuuu u-uu
TABLE 5-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)
Register Applicable Devices
Power-on Reset,
Brown-out Reset
MCLR
Resets,
WDT Reset,
RESET Instruction,
Stack Resets
Wake-up via WDT
or Interrupt
Legend: u = unchanged, x = unknown, - = unimplemented bit, read as ‘0’, q = value depends on condition.
Shaded cells indicate conditions do not apply for the designated device.
Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).
2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt
vector (0008h or 0018h).
3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are
updated with the current value of the PC. The STKPTR is modified to point to the next location in the
hardware stack.
4: See Table 5-3 for Reset value for specific condition.
5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When
not enabled as PORTA pins, they are disabled and read ‘0’.
6: This register reads all ‘0s until ECAN™ technology is set up in Mode 1 or Mode 2.