Datasheet

Table Of Contents
© 2009 Microchip Technology Inc. DS39637D-page 115
PIC18F2480/2580/4480/4580
TABLE 8-1: REGISTERS ASSOCIATED WITH DATA EEPROM MEMORY
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Reset
Values
on Page:
INTCON GIE/GIEH PEIE/GIEL TMR0IE INT0IE RBIE TMR0IF INT0IF RBIF 55
EEADR EEPROM Address Register 57
EEDATA EEPROM Data Register 57
EECON2 EEPROM Control Register 2 (not a physical register) 57
EECON1 EEPGD CFGS
FREE WRERR WREN WR RD 57
IPR2 OSCFIP CMIP
(1)
EEIP BCLIP HLVDIP TMR3IP ECCP1IP
(1)
57
PIR2 OSCFIF CMIF
(1)
EEIF BCLIF HLVDIF TMR3IF ECCP1IF
(1)
58
PIE2 OSCFIE CMIE
(1)
EEIE BCLIE HLVDIE TMR3IE ECCP1IE
(1)
58
Legend: — = unimplemented, read as ‘0. Shaded cells are not used during Flash/EEPROM access.
Note 1: These bits are available in PIC18F4X80 devices and reserved in PIC18F2X80 devices.