Datasheet
PIC18F46J11 FAMILY
DS39932D-page 498 2011 Microchip Technology Inc.
FIGURE 29-15: EXAMPLE SPI SLAVE MODE TIMING (CKE = 0)
TABLE 29-22: EXAMPLE SPI MODE REQUIREMENTS (SLAVE MODE TIMING, CKE = 0)
Param
No.
Symbol Characteristic Min Max Units Conditions
70 T
SSL2SCH,
T
SSL2SCL
SSx
to SCKx or SCKx Input 3 TCY —ns
70A TSSL2WB SSx to Write to SSPxBUF 3 TCY —ns
71 TSCH SCKx Input High Time
(Slave mode)
Continuous 1.25 TCY + 30 — ns
71A Single byte 40 — ns (Note 1)
72 T
SCL SCKx Input Low Time
(Slave mode)
Continuous 1.25 TCY + 30 — ns
72A Single byte 40 — ns (Note 1)
73 T
DIV2SCH,
T
DIV2SCL
Setup Time of SDIx Data Input to SCKx Edge 25 — ns
73A T
B2B Last Clock Edge of Byte 1 to the First Clock Edge
of Byte 2
1.5 TCY + 40 — ns (Note 2)
74 T
SCH2DIL,
T
SCL2DIL
Hold Time of SDIx Data Input to SCKx Edge 35
100
—
—
ns
ns
V
DD = 3.3V,
V
DDCORE = 2.5V
V
DD = 2.15V
75 T
DOR SDOx Data Output Rise Time — 25 ns PORTB or PORTC
76 T
DOF SDOx Data Output Fall Time — 25 ns PORTB or PORTC
77 T
SSH2DOZ SSx to SDOx Output High-Impedance 10 70 ns
80 T
SCH2DOV,
T
SCL2DOV
SDOx Data Output Valid after SCKx Edge — 50
100
ns
ns
V
DD = 3.3V,
V
DDCORE = 2.5V
V
DD = 2.15V
83 T
SCH2SSH,
T
SCL2SSH
SSx
after SCKx Edge 1.5 TCY + 40 — ns
Note 1: Requires the use of Parameter #73A.
2: Only if Parameter #71A and #72A are used.
SSx
SCKx
(CKP = 0)
SCKx
(CKP = 1)
SDOx
SDI
70
71 72
73
74
75, 76
77
80
SDIx
MSb LSb
bit 6 - - - - - - 1
bit 6 - - - - 1 LSb In
83
Note: Refer to Figure 29-4 for load conditions.
MSb In