Datasheet
PIC18F2682/2685/4682/4685
DS39761C-page 440 © 2009 Microchip Technology Inc.
FIGURE 27-7: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND
POWER-UP TIMER TIMING
FIGURE 27-8: BROWN-OUT RESET TIMING
TABLE 27-10: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER
AND BROWN-OUT RESET REQUIREMENTS
Param.
No.
Sym Characteristic Min Typ Max Units Conditions
30 T
MCLMCLR Pulse Width (low) 2 — — μs
31 T
WDT Watchdog Timer Time-out Period (no
postscaler)
3.4 4.00 4.6 ms
32 T
OST Oscillation Start-up Timer Period 1024 TOSC — 1024 TOSC —TOSC = OSC1 period
33 TPWRT Power-up Timer Period 55.6 65.5 75 ms
34 T
IOZ I/O High-Impedance from MCLR Low
or Watchdog Timer Reset
—2— μs
35 T
BOR Brown-out Reset Pulse Width 200 — — μsVDD ≤ BVDD (see D005)
36 T
IRVST Time for Internal Reference Voltage to
become stable
—2050 μs
37 T
LVD High/Low-Voltage Detect Pulse Width 200 — — μsVDD ≤ VLVD
38 TCSD CPU Start-up Time — 10 — μs
39 TIOBST Time for INTOSC to stabilize — 1 — μs
VDD
MCLR
Internal
POR
PWRT
Time-out
OSC
Time-out
Internal
Reset
Watchdog
Timer
Reset
33
32
30
31
34
I/O pins
34
Note: Refer to Figure 27-4 for load conditions.
VDD
BVDD
35
VBGAP = 1.2V
V
IRVST
Enable Internal
Internal Reference
36
Reference Voltage
Voltage Stable