Datasheet

2012 Microchip Technology Inc. DS30684A-page 187
PIC18(L)F2X/45K50
TABLE 15-4: REGISTERS ASSOCIATED WITH COMPARE
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on page
CCP1CON
P1M<1:0> DC1B<1:0> CCP1M<3:0>
206
CCP2CON DC2B<1:0> CCP2M<3:0>
206
CCPR1H Capture/Compare/PWM Register 1, High Byte (MSB)
CCPR1L Capture/Compare/PWM Register 1, Low Byte (LSB)
CCPR2H Capture/Compare/PWM Register 2, High Byte (MSB)
CCPR2L Capture/Compare/PWM Register 2, Low Byte (LSB)
CCPTMRS
C2TSEL C1TSEL
209
ADCON1
TRIGSEL PVCFG<1:0> NVCFG<1:0>
307
INTCON GIE/GIEH PEIE/GIEL
TMR0IE INT0IE IOCIE TMR0IF INT0IF IOCIF
120
IPR1
ACTIP ADIP RCIP TXIP SSPIP CCP1IP TMR2IP TMR1IP
129
IPR2
OSCFIP C1IP C2IP EEIP BCLIP HLVDIP TMR3IP CCP2IP
130
PIE1
ACTIE ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE
126
PIE2
OSCFIE C1IE C2IE EEIE BCLIE HLVDIE TMR3IE CCP2IE
127
PIR1
ACTIF ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF
123
PIR2
OSCFIF C1IF C2IF EEIF BCLIF HLVDIF TMR3IF CCP2IF
124
PMD0
UARTMD USBMD ACTMD —TMR3MDTMR2MD TMR1MD
64
PMD1
MSSPMD CTMUMD CMP2MD CMP1MD ADCMD CCP2MD CCP1MD
65
T1CON TMR1CS<1:0> T1CKPS<1:0> SOSCEN T1SYNC
RD16 TMR1ON
174
T1GCON TMR1GE T1GPOL T1GTM T1GSPM T1GGO/D
ONE T1GVAL T1GSS<1:0>
175
T3CON TMR3CS<1:0> T3CKPS<1:0> SOSCEN T
3SYNC RD16 TMR3ON
174
T3GCON TMR3GE T3GPOL T3GTM T3GSPM T3GGO/D
ONE T3GVAL T3GSS<1:0>
175
TMR1H Holding Register for the Most Significant Byte of the 16-bit TMR1 Register
TMR1L Holding Register for the Least Significant Byte of the 16-bit TMR1 Register
TMR3H Holding Register for the Most Significant Byte of the 16-bit TMR3 Register
TMR3L Holding Register for the Least Significant Byte of the 16-bit TMR3 Register
TRISB
TRISB7 TRISB6 TRISB5 TRISB4 TRISB3 TRISB2 TRISB1 TRISB0
156
TRISC
TRISC7 TRISC6 TRISC2 TRISC1 TRISC0
156
Legend: — = Unimplemented location, read as ‘0’. Shaded bits are not used by Capture mode.
TABLE 15-5: CONFIGURATION REGISTERS ASSOCIATED WITH CAPTURE
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on page
CONFIG3H
MCLRE SDOMX T3CMX PBADEN CCP2MX
391
Legend: — = Unimplemented location, read as 0’. Shaded bits are not used by Capture mode.