Datasheet

PIC18F45J10 FAMILY
DS39682E-page 326 © 2009 Microchip Technology Inc.
FIGURE 24-11: EXAMPLE SPI™ MASTER MODE TIMING (CKE = 1)
TABLE 24-15: EXAMPLE SPI™ MODE REQUIREMENTS (CKE = 1)
Param.
No.
Symbol Characteristic Min Max Units Conditions
73 T
DIV2SCH,
T
DIV2SCL
Setup Time of SDIx Data Input to SCKx Edge 20 ns
73A T
B2B Last Clock Edge of Byte 1 to the 1st Clock Edge
of Byte 2
1.5 TCY + 40 ns (Note 1)
74 T
SCH2DIL,
T
SCL2DIL
Hold Time of SDIx Data Input to SCKx Edge 40 ns
75 TDOR SDOx Data Output Rise Time 25 ns
76 T
DOF SDOx Data Output Fall Time 25 ns
78 T
SCR SCKx Output Rise Time (Master mode) 25 ns
79 T
SCF SCKx Output Fall Time (Master mode) 25 ns
80 TSCH2DOV,
T
SCL2DOV
SDOx Data Output Valid after SCKx Edge 50 ns
81 T
DOV2SCH,
T
DOV2SCL
SDOx Data Output Setup to SCKx Edge T
CY —ns
Note 1: Only if Parameter #71A and #72A are used.
SSx
SCKx
(CKP = 0)
SCKx
(CKP = 1)
SDOx
SDIx
81
71 72
74
75, 76
78
80
MSb
79
73
MSb In
bit 6 - - - - - - 1
LSb In
bit 6 - - - - 1
LSb
Note: Refer to Figure 24-3 for load conditions.