Datasheet

Table Of Contents
© 2007 Microchip Technology Inc. DS39605F-page 263
PIC18F1220/1320
TABLE 22-10: CAPTURE/COMPARE/PWM REQUIREMENTS (ALL CCP MODULES)
FIGURE 22-12: EUSART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING
TABLE 22-11: EUSART SYNCHRONOUS TRANSMISSION REQUIREMENTS
Param.
No.
Symbol Characteristic Min Max Units Conditions
50 TccL CCPx Input Low
Time
No prescaler 0.5 TCY + 20 ns
With prescaler PIC18F1X20 10 ns
PIC18LF1X20 20 ns
51 TccH CCPx Input High
Time
No prescaler 0.5 T
CY + 20 ns
With prescaler PIC18F1X20 10 ns
PIC18LF1X20 20 ns
52 TccP CCPx Input Period 3 T
CY + 40
N
ns N = prescale
value (1, 4 or 16)
53 TccR CCPx Output Fall Time PIC18F1X20 25 ns
PIC18LF1X20 45 ns
54 TccF CCPx Output Fall Time PIC18F1X20 25 ns
PIC18LF1X20 45 ns
121
121
120
122
RB1/AN5/TX/
RB4/AN6/RX/
DT/KBI0 pin
CK/INT1 pin
Note: Refer to Figure 22-5 for load conditions.
Param.
No.
Symbol Characteristic Min Max Units Conditions
120 TckH2dtV SYNC XMIT (MASTER & SLAVE)
Clock High to Data Out Valid PIC18F1X20 40 ns
PIC18LF1X20 100 ns
121 Tckrf Clock Out Rise Time and Fall Time
(Master mode)
PIC18F1X20 20 ns
PIC18LF1X20 50 ns
122 Tdtrf Data Out Rise Time and Fall Time PIC18F1X20 20 ns
PIC18LF1X20 50 ns