Datasheet

Table Of Contents
2011 Microchip Technology Inc. Preliminary DS41569A-page 9
PIC16LF1904/6/7
TABLE 1: 28/40/44-PIN ALLOCATION TABLE (PIC16LF1904/6/7)
I/O
28-Pin PDIP/
SOIC/SSOP
(2)
28-Pin UQFN
(2)
40-Pin PDIP
(3)
44-Pin TQFP
40-Pin UQFN
A/D
Timers
EUSART
LCD
Interrupt
Pull-up
Basic
RA0 2 27 2 19 17 AN0 SEG12
RA1 3 28 3 20 18 AN1 SEG7
RA2 4 1 4 21 19 AN2 COM2
RA3 5 2 5 22 20 AN3/
V
REF+
SEG15/
COM3
(2)
——
RA4 6 3 6 23 21 T0CKI SEG4
RA5 7 4 7 24 22 AN4 SEG5
RA6 10 7 14 31 29 SEG1 CLKOUT
RA79 6 133028 SEG2 CLKIN
RB0 21 18 33 8 8 AN12 SEG0 INT/
IOC
Y
RB1 22 19 34 9 9 AN10 VLCD1/
SEG24
IOC Y
RB2 23 20 35 10 10 AN8 VLCD2/
SEG25
IOC Y
RB32421361111AN9 VLCD3/
SEG26
IOC Y
RB4 25 22 37 14 12 AN11 COM0 IOC Y
RB52623381513AN13 COM1IOCY
RB6 27 24 39 16 14 SEG14 IOC Y ICSPCLK/
ICDCLK
RB72825401715 SEG13IOCY ICSPDAT/
ICDDAT
RC0 11 8 15 32 30 T1OSO/
T1CKI
RC112 9 163531 T1OSI
RC2 13 10 17 36 32 SEG3
RC31411183733 SEG6
RC4 15 12 23 42 38 T1G SEG11
RC51613244339 SEG10
RC6 17 14 25 44 40 TX/CK SEG9
RC7 18 15 26 1 1 RX/DT SEG8
RD0 19 38 34 COM3
(3)
RD1 203935 SEG27
RD2 21 40 36 SEG28
RD3 224137 SEG16
RD4 27 2 2 SEG17
RD5 28 3 3 SEG18
RD6 29 4 4 SEG19
RD7 30 5 5 SEG20
RE0 8 25 23 AN5 SEG21
RE1 9 26 24 AN6 SEG22
RE2 10 27 25 AN7 SEG23
RE312611816 Y
(1)
MCLR/VPP
VDD 20 17 11,32 7,28 7, 26 VDD
Vss 8,19 5,16 12,31 6,29 6, 27 VSS
NC 12,13,
33,34
VDD
Note 1: Weak pull-up always enabled when MCLR is enabled, otherwise the pull-up is under user control.
2: 28-pin only pin location (PIC16LF1906). Location different on 40/44-pin device.
3: 40/44-pin only pin location (PIC16LF1904/1907). Location different on 28-pin device.