Datasheet

Table Of Contents
PIC16LF1904/6/7
DS41569A-page 34 Preliminary 2011 Microchip Technology Inc.
Bank 15 (Continued)
7A9h LCDDATA9 SEG7
COM3
SEG6
COM3
SEG5
COM3
SEG4
COM3
SEG3
COM3
SEG2
COM3
SEG1
COM3
SEG0
COM3
xxxx xxxx uuuu uuuu
7AAh LCDDATA10 SEG15
COM3
SEG14
COM3
SEG13
COM3
SEG12
COM3
SEG11
COM3
SEG10
COM3
SEG9
COM3
SEG8
COM3
xxxx xxxx uuuu uuuu
7ABh LCDDATA11 SEG23
COM3
SEG22
COM3
SEG20
COM3
SEG19
COM3
SEG18
COM3
SEG17
COM3
SEG16
COM3
SEG15
COM3
xxxx xxxx uuuu uuuu
7ACh
LCDDATA12
SEG28
COM0
SEG27
COM0
SEG26
COM0
SEG25
COM0
SEG24
COM0
---x xxxx ---u uuuu
7ADh
Unimplemented
7AEh
Unimplemented
7AFh
LCDDATA15
SEG28
COM1
SEG27
COM1
SEG26
COM1
SEG25
COM1
SEG24
COM1
---x xxxx ---u uuuu
7B0h
Unimplemented
7B1h
Unimplemented
7B2h
LCDDATA18
SEG28
COM2
SEG27
COM2
SEG26
COM2
SEG25
COM2
SEG24
COM2
---x xxxx ---u uuuu
7B3h
Unimplemented
7B4h
Unimplemented
7B5h
LCDDATA21
SEG28
COM3
SEG27
COM3
SEG26
COM3
SEG25
COM3
SEG24
COM3
---x xxxx ---u uuuu
7B6h
7EFh
Unimplemented
Bank 16-30
x0Ch
or
x8Ch
to
x1Fh
or
x9Fh
Unimplemented
Bank 31
F8Ch
FE3h
Unimplemented
FE4h STATUS_SHAD
Z_SHAD DC_SHAD C_SHAD ---- -xxx ---- -uuu
FE5h WREG_SHAD Working Register Normal (Non-ICD) Shadow xxxx xxxx uuuu uuuu
FE6h BSR_SHAD
Bank Select Register Normal (Non-ICD) Shadow ---x xxxx ---u uuuu
FE7h PCLATH_SHAD
Program Counter Latch High Register Normal (Non-ICD) Shadow -xxx xxxx uuuu uuuu
FE8h FSR0L_SHAD Indirect Data Memory Address 0 Low Pointer Normal (Non-ICD) Shadow xxxx xxxx uuuu uuuu
FE9h FSR0H_SHAD Indirect Data Memory Address 0 High Pointer Normal (Non-ICD) Shadow xxxx xxxx uuuu uuuu
FEAh FSR1L_SHAD Indirect Data Memory Address 1 Low Pointer Normal (Non-ICD) Shadow xxxx xxxx uuuu uuuu
FEBh FSR1H_SHAD Indirect Data Memory Address 1 High Pointer Normal (Non-ICD) Shadow xxxx xxxx uuuu uuuu
FECh
Unimplemented
FEDh
STKPTR
Current Stack Pointer ---1 1111 ---1 1111
FEEh
TOSL
Top of Stack Low byte xxxx xxxx uuuu uuuu
FEFh
TOSH
Top of Stack High byte -xxx xxxx -uuu uuuu
TABLE 3-5: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)
Addr Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Value on
POR, BOR
Value on all
other
Resets
Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as ‘0’, r = reserved.
Shaded locations are unimplemented, read as ‘0’.
Note 1: These registers can be addressed from any bank.
2: Unimplemented, read as1’.
3: PIC16LF1904/7 only.