Datasheet

Table Of Contents
2011 Microchip Technology Inc. Preliminary DS41569A-page 29
PIC16LF1904/6/7
TABLE 3-3: PIC16LF1904/6/7 MEMORY MAP (CONTINUED)
Legend: = Unimplemented data memory locations, read as ‘0’.
Note 1: PIC16LF1904/7 only.
BANK 15
780h
78Bh
Core Registers
(Tab le 3-2 )
78Ch
790h
Unimplemented
Read as ‘0
791h
LCDCON
792h
LCDPS
793h
LCDREF
794h
LCDCST
795h
LCDRL
796h
797h
798h
LCDSE0
799h
LCDSE1
79Ah
LCDSE2
79Bh
LCDSE3
79Ch
79Fh
Unimplemented
Read as ‘0
7A0h LCDDATA0
7A1h LCDDATA1
7A2h LCDDATA2
(1)
7A3h LCDDATA3
7A4h LCDDATA4
7A5h LCDDATA5
(1)
7A6h LCDDATA6
7A7h LCDDATA7
7A8h LCDDATA8
(1)
7A9h LCDDATA9
7AAh LCDDATA10
7ABh LCDDATA11
(1)
7ACh LCDDATA12
7ADh
7AEh
7AFh LCDDATA15
7B0h
7B1h
7B2h LCDDATA18
7B3h
7B4h
7B5h LCDDATA21
7B6h
7B7h
7B8h
7EFh
Unimplemented
Read as ‘0
BANK 31
F80h
F8Bh
Core Registers
(Tab le 3-2 )
F8Ch
FE3h
Unimplemented
Read as ‘0
FE4h
STATUS_SHAD
FE5h
WREG_SHAD
FE6h
BSR_SHAD
FE7h
PCLATH_SHAD
FE8h
FSR0L_SHAD
FE9h
FSR0H_SHAD
FEAh
FSR1L_SHAD
FEBh
FSR1H_SHAD
FECh
FEDh
STKPTR
FEEh
TOSL
FEFh
TOSH
FF0h
Common RAM
(Accesses
70h – 7Fh)
FFFh