Datasheet

Table Of Contents
2011 Microchip Technology Inc. Preliminary DS41569A-page 159
PIC16LF1904/6/7
FIGURE 18-4: ASYNCHRONOUS TRANSMISSION (BACK-TO-BACK)
Transmit Shift Reg
Write to TXREG
BRG Output
(Shift Clock)
TX/CK
TXIF bit
(Interrupt Reg. Flag)
TRMT bit
(Transmit Shift
Reg. Empty Flag)
Word 1
Word 2
Word 1
Word 2
Start bit
Stop bit
Start bit
Transmit Shift Reg
Word 1
Word 2
bit 0 bit 1
bit 7/8 bit 0
Note: This timing diagram shows two consecutive transmissions.
1 TCY
1 TCY
pin
TABLE 18-1: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on page
BAUD1CON
ABDOVF RCIDL SCKP BRG16 WUE ABDEN 166
BAUD2CON ABDOVF RCIDL SCKP BRG16 WUE ABDEN 166
INTCON GIE PEIE
TMR0IE INTE IOCIE TMR0IF INTF IOCIF 93
PIE1 TMR1GIE ADIE RCIE
(1)
TXIE
(1)
TMR1IE 94
PIR1
TMR1GIF ADIF RCIF
(1)
TXIF
(1)
TMR1IF 98
RCSTA SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 165
SPBRGL EUSART Baud Rate Generator, Low Byte 167*
SPBRGH EUSART Baud Rate Generator, High Byte 167*
TXREG EUSART Transmit Register 157*
TXSTA
CSRC TX9 TXEN SYNC SENDB BRGH TRMT TX9D 164
Legend: — = unimplemented locations, read as ‘0’. Shaded bits are not used for asynchronous transmission.
* Page provides register information.
Note 1: PIC16LF1904/7 only.