Datasheet

Table Of Contents
PIC16LF1904/6/7
DS41569A-page 116 Preliminary 2011 Microchip Technology Inc.
TABLE 11-11: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE
REGISTER 11-20: WPUE: WEAK PULL-UP PORTE REGISTER
U-0 U-0 U-0 U-0 R/W-1/1 U-0 U-0 U-0
WPUE3
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets
‘1’ = Bit is set ‘0’ = Bit is cleared
bit 7-4 Unimplemented: Read as ‘0
bit 3 WPUE3: Weak Pull-up Register bit
1 = Pull-up enabled
0 = Pull-up disabled
bit 2-0 Unimplemented: Read as ‘0
Note 1: Global WPUEN
bit of the OPTION_REG register must be cleared for individual pull-ups to be enabled.
2: The weak pull-up device is automatically disabled if the pin is in configured as an output.
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on Page
ADCON0
CHS<4:0>
GO/DONE ADON
131
ANSELE
—ANSE2
(2)
ANSE1
(2)
ANSE0
(2)
107
LATE
—LATE2
(2)
LATE1
(2)
LATE0
(2)
114
PORTE
—RE3RE2
(2)
RE1
(2)
RE0
(2)
114
TRISE
(1)
114
WPUE
—WPUE3 116
Legend: x = unknown, u = unchanged, – = unimplemented locations read as ‘0’. Shaded cells are not used by PORTE.
Note 1: Unimplemented, read as ‘1’.
2: PIC16LF1904/7 only.