Datasheet

Table Of Contents
© 2008 Microchip Technology Inc. DS41262E-page 73
PIC16F631/677/685/687/689/690
4.4.3.3 RB6/SCK/SCL
Figure 4-9 shows the diagram for this pin. The
RB6/SCK/SCL
(1)
pin is configurable to function as one
of the following:
a general purpose I/O
a SPI clock
•an I
2
C™ clock
FIGURE 4-9: BLOCK DIAGRAM OF RB6
Note 1: SCK and SCL are available on
PIC16F677/PIC16F687/PIC16F689/
PIC16F690 only.
I/O Pin
VDD
VSS
D
Q
CK
Q
D
Q
CK
Q
D
Q
CK
Q
D
Q
CK
Q
VDD
D
EN
Q
D
EN
Q
Weak
Data Bus
WR
WPUB
RD
WPUB
RD PORTB
RD
PORTB
WR
PORTB
WR
TRISB
RD
TRISB
WR
IOCB
RD
IOCB
Interrupt-on-
To SSP
RABPU
Change
Q3
SSPEN
ST
0
1
1
0
Available on PIC16F677/PIC16F687/PIC16F689/PIC16F690
only.
0
1
1
0
From
SSP
SSP
Clock