Datasheet

Table Of Contents
© 2008 Microchip Technology Inc. DS41262E-page 33
PIC16F631/677/685/687/689/690
TABLE 2-2: PIC16F631/677/685/687/689/690 SPECIAL FUNCTION REGISTERS SUMMARY BANK 1
Addr Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Value on
POR, BOR
Page
Bank 1
80h INDF Addressing this location uses contents of FSR to address data memory (not a physical register) xxxx xxxx 44,205
81h OPTION_REG RABPU
INTEDG T0CS T0SE PSA PS2 PS1 PS0 1111 1111
37,205
82h PCL Program Counter’s (PC) Least Significant Byte 0000 0000 44,205
83h STATUS IRP RP1 RP0 TO
PD ZDCC0001 1xxx 36,205
84h FSR Indirect Data Memory Address Pointer xxxx xxxx 44,205
85h TRISA
TRISA5 TRISA4 TRISA3 TRISA2 TRISA1 TRISA0 --11 1111 59,205
86h TRISB TRISB7 TRISB6 TRISB5 TRISB4
1111 ---- 70,206
87h TRISC TRISC7 TRISC6 TRISC5 TRISC4 TRISC3 TRISC2 TRISC1 TRISC0 1111 1111 76,205
88h Unimplemented
89h Unimplemented
8Ah PCLATH
Write Buffer for the upper 5 bits of the Program Counter ---0 0000 44,205
8Bh INTCON GIE PEIE T0IE INTE RABIE T0IF INTF RABIF
(1)
0000 000x 38,205
8Ch PIE1
—ADIE
(4)
RCIE
(2)
TXIE
(2)
SSPIE
(5)
CCP1IE
(3)
TMR2IE
(3)
TMR1IE -000 0000 39,206
8Dh PIE2 OSFIE C2IE C1IE EEIE
0000 ---- 40,206
8Eh PCON
ULPWUE SBOREN —PORBOR --01 --qq 43,206
8Fh OSCCON
IRCF2 IRCF1 IRCF0 OSTS HTS LTS SCS -110 q000 48,206
90h OSCTUNE
TUN4 TUN3 TUN2 TUN1 TUN0 ---0 0000 52,206
91h Unimplemented
92h PR2
(3)
Timer2 Period Register 1111 1111 91,206
93h SSPADD
(5, 7)
Synchronous Serial Port (I
2
C mode) Address Register 0000 0000 188,206
93h SSPMSK
(5, 7)
MSK7 MSK6 MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 1111 1111 191,206
94h SSPSTAT
(5)
SMP CKE D/A PSR/WUA BF 0000 0000 180,206
95h WPUA
(6)
—WPUA5WPUA4 WPUA2 WPUA1 WPUA0 --11 -111 62,206
96h IOCA
IOCA5 IOCA4 IOCA3 IOCA2 IOCA1 IOCA0 --00 0000 62,206
97h WDTCON
WDTPS3 WDTPS2 WDTPS1 WDTPS0 SWDTEN ---0 1000 213,206
98h TXSTA
(2)
CSRC TX9 TXEN SYNC SENDB BRGH TRMT TX9D 0000 0010 160,206
99h SPBRG
(2)
BRG7 BRG6 BRG5 BRG4 BRG3 BRG2 BRG1 BRG0 0000 0000 163,206
9Ah SPBRGH
(2)
BRG15 BRG14 BRG13 BRG12 BRG11 BRG10 BRG9 BRG8 0000 0000 163,206
9Bh BAUDCTL
(2)
ABDOVF RCIDL SCKP BRG16 WUE ABDEN 01-0 0-00 162,206
9Ch Unimplemented
9Dh Unimplemented
9Eh ADRESL
(4)
A/D Result Register Low Byte xxxx xxxx 115,206
9Fh ADCON1
(4)
ADCS2 ADCS1 ADCS0 -000 ---- 114,206
Legend: – = Unimplemented locations read as ‘0’, u = unchanged, x = unknown, q = value depends on condition, shaded = unimplemented
Note 1: MCLR
and WDT Reset do not affect the previous value data latch. The RABIF bit will be cleared upon Reset but will set again if the
mismatch exists.
2: PIC16F687/PIC16F689/PIC16F690 only.
3: PIC16F685/PIC16F690 only.
4: PIC16F677/PIC16F685/PIC16F687/PIC16F689/PIC16F690 only.
5: PIC16F677/PIC16F687/PIC16F689/PIC16F690 only.
6: RA3 pull-up is enabled when pin is configured as MCLR
in Configuration Word.
7: Accessible only when SSPCON register bits SSPM<3:0> = 1001.