Datasheet

Table Of Contents
2011-2013 Microchip Technology Inc. DS41458C-page 93
PIC16(L)F1526/7
9.0 LOW DROPOUT (LDO)
VOLTAGE REGULATOR
The PIC16F1526/7 has an internal Low Dropout
Regulator (LDO) which provides operation above 3.6V.
The LDO regulates a voltage for the internal device
logic while permitting the V
DD and I/O pins to operate
at a higher voltage. There is no user enable/disable
control available for the LDO, it is always active. The
PIC16LF1526/7 operates at a maximum V
DD of 3.6V
and does not incorporate an LDO.
A device I/O pin may be configured as the LDO voltage
output, identified as the V
CAP pin. Although not
required, an external low-ESR capacitor may be con-
nected to the VCAP pin for additional regulator stability.
The VCAPEN bit of Configuration Words determines
which pin is assigned as the V
CAP pin. Refer to Ta bl e 9 -
1.
On power-up, the external capacitor will load the LDO
voltage regulator. To prevent erroneous operation, the
device is held in Reset while a constant current source
charges the external capacitor. After the cap is fully
charged, the device is released from Reset. For more
information on the constant current rate, refer to the
LDO Regulator Characteristics Table in Section 25.0
“Electrical Specifications”.
TABLE 9-2: SUMMARY OF CONFIGURATION WORD WITH LDO
TABLE 9-1: VCAPEN SELECT BIT
VCAPEN
Pin
0 RF0
1 No Vcap
Name Bits Bit -/7 Bit -/6 Bit 13/5 Bit 12/4 Bit 11/3 Bit 10/2 Bit 9/1 Bit 8/0
Register
on Page
CONFIG2
13:8
LVP DEBUG LPBOR BORV STVREN
46
7:0
VCAPEN
(1)
WRT<1:0>
Legend: — = unimplemented locations read as0’. Shaded cells are not used by LDO.
Note 1: PIC16F1526/7 only.