Datasheet

Table Of Contents
PIC16(L)F1526/7
DS41458C-page 198 2011-2013 Microchip Technology Inc.
REGISTER 20-4: CCPTMRS2: CCP TIMER SELECTION CONTROL REGISTER 2
U-0 U-0 U-0 U-0 R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0
C10TSEL<1:0> C9TSEL<1:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets
‘1’ = Bit is set ‘0’ = Bit is cleared
bit 7-4
Unimplemented: Read as ‘0
bit 3-2
C10TSEL<1:0>: CCP10 Timer Selection bits
When in Capture/Compare mode
:
x1 = CCP10 is based off Timer5 in Capture/Compare mode
x0 = CCP10 is based off Timer1 in Capture/Compare mode
W
hen in PWM mode:
11 =Reserved
10 = CCP10 is based off Timer10 in PWM mode
01 = CCP10 is based off Timer8 in PWM mode
00 = CCP10 is based off Timer2 in PWM mode
bit 1-0
C9TSEL<1:0>: CCP9 Timer Selection bits
When in Capture/Compare mode
:
x1 = CCP9 is based off Timer5 in Capture/Compare mode
x0 = CCP9 is based off Timer1 in Capture/Compare mode
W
hen in PWM mode:
11 =Reserved
10 = CCP9 is based off Timer10 in PWM mode
01 = CCP9 is based off Timer8 in PWM mode
00 = CCP9 is based off Timer2 in PWM mode