Datasheet

Table Of Contents
2011 Microchip Technology Inc. Preliminary DS41615A-page 207
PIC12(L)F1501
24.13.1 ALTERNATE PIN LOCATIONS
This module incorporates I/O pins that can be moved to
other locations with the use of the alternate pin function
register, APFCON. To determine which pins can be
moved and what their default locations are upon a
Reset, see
Section 11.1 “Alternate Pin Function” for
more information.
TABLE 24-1: SUMMARY OF REGISTERS ASSOCIATED WITH CWG
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on Page
ANSELA ANSA4 —ANSA2ANSA1 ANSA0 103
APFCON
CWG1BSEL CWG1ASEL
T1GSEL
CLC1SEL NCO1SEL 100
CWG1CON0 G1EN G1OEB G1OEA G1POLB G1POLA
—G1CS0203
CWG1CON1 G1ASDLB<1:0> G1ASDLA<1:0>
G1IS<1:0> 204
CWG1CON2 G1ASE
G1ARSEN
G1ASDC1 G1ASDFLT G1ASDCLC2 205
CWG1DBF
CWG1DBF<5:0> 206
CWG1DBR
CWG1DBR<5:0> 206
TRISA
TRISA5 TRISA4
(1)
TRISA2 TRISA1 TRISA0 102
Legend: x = unknown, u = unchanged, = unimplemented locations read as ‘0’. Shaded cells are not used by CWG.
Note 1: Unimplemented, read as ‘1’.