Datasheet

Table Of Contents
2011 Microchip Technology Inc. Preliminary DS41615A-page 155
PIC12(L)F1501
19.8.1 ALTERNATE PIN LOCATIONS
This module incorporates I/O pins that can be moved to
other locations with the use of the alternate pin function
register, APFCON. To determine which pins can be
moved and what their default locations are upon a
Reset, see
Section 11.1 “Alternate Pin Function” for
more information.
TABLE 19-5: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER1
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on Page
ANSELA ANSA4 ANSA2 ANSA1 ANSA0 103
APFCON
CWG1BSEL CWG1ASEL
T1GSEL
CLC1SEL NCO1SEL 100
INTCON GIE PEIE
TMR0IE INTE IOCIE TMR0IF INTF IOCIF 66
PIE1 TMR1GIE
ADIE TMR2IE TMR1IE 67
PIR1 TMR1GIF
ADIF
TMR2IF TMR1IF 70
TMR1H Holding Register for the Most Significant Byte of the 16-bit TMR1 Count 149*
TMR1L Holding Register for the Least Significant Byte of the 16-bit TMR1 Count 149*
TRISA
TRISA5 TRISA4
(1)
TRISA2 TRISA1 TRISA0 102
T1CON TMR1CS<1:0> T1CKPS<1:0>
—T1SYNC—TMR1ON153
T1GCON
TMR1GE T1GPOL T1GTM T1GSPM T1GGO/
DONE
T1GVAL T1GSS<1:0> 154
Legend: — = unimplemented location, read as ‘0’. Shaded cells are not used by the Timer1 module.
* Page provides register information.
Note 1: Unimplemented, read as ‘1’.