Datasheet

Table Of Contents
PIC12(L)F1501
DS41615A-page 104 Preliminary 2011 Microchip Technology Inc.
TABLE 11-3: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA
TABLE 11-4: SUMMARY OF CONFIGURATION WORD WITH PORTA
REGISTER 11-6: WPUA: WEAK PULL-UP PORTA REGISTER
U-0 U-0 R/W-1/1 R/W-1/1 R/W-1/1 R/W-1/1 R/W-1/1 R/W-1/1
WPUA5 WPUA4 WPUA3 WPUA2 WPUA1 WPUA0
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets
‘1’ = Bit is set ‘0’ = Bit is cleared
bit 7-6 Unimplemented: Read as ‘0
bit 5-0 WPUA<5:0>: Weak Pull-up Register bits
(3)
1 = Pull-up enabled
0 = Pull-up disabled
Note 1: Global WPUEN
bit of the OPTION_REG register must be cleared for individual pull-ups to be enabled.
2: The weak pull-up device is automatically disabled if the pin is in configured as an output.
3: For the WPUA3 bit, when MCLRE = 1, weak pull-up is internally enabled, but not reported here.
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on Page
ANSELA —ANSA4 ANSA2 ANSA1 ANSA0 103
APFCON
CWG1BSEL CWG1ASEL
T1GSEL
CLC1SEL NCO1SEL 100
LATA
—LATA5LATA4 LATA2 LATA1 LATA0 103
OPTION_REG
WPUEN INTEDG TMR0CS TMR0SE PSA PS<2:0> 143
PORTA
RA5 RA4 RA3 RA2 RA1 RA0 102
TRISA
TRISA5 TRISA4
(1)
TRISA2 TRISA1 TRISA0 102
WPUA
WPUA5 WPUA4 WPUA3 WPUA2 WPUA1 WPUA0 104
Legend: x = unknown, u = unchanged, – = unimplemented locations read as ‘0’. Shaded cells are not used by PORTA.
Note 1: Unimplemented, read as ‘1’.
Name Bits Bit -/7 Bit -/6 Bit 13/5 Bit 12/4 Bit 11/3 Bit 10/2 Bit 9/1 Bit 8/0
Register
on Page
CONFIG1
13:8
—CLKOUTEN BOREN<1:0>
40
7:0
CP MCLRE PWRTE WDTE<1:0> FOSC<1:0>
Legend: — = unimplemented location, read as ‘0’. Shaded cells are not used by PORTA.