Datasheet

Table Of Contents
PIC10F220/222
DS41270E-page 36 © 2007 Microchip Technology Inc.
FIGURE 8-2: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT
FIGURE 8-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR
PULLED LOW)
FIGURE 8-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR
TIED TO VDD): FAST VDD RISE
TIME
SQ
R
Q
VDD
GP3/MCLR/VPP
Power-up
Detect
POR (Power-on
WDT Reset
CHIP Reset
MCLRE
Wake-up on pin Change Reset
Start-up Timer
WDT Time-out
Pin Change
Sleep
MCLR
Reset
1.125 ms
Reset)
VDD
MCLR
Internal POR
DRT Time-out
Internal Reset
TDRT
VDD
MCLR
Internal POR
DRT Time-out
Internal Reset
TDRT