Datasheet

Table Of Contents
PIC10F220/222
DS41270E-page 22 © 2007 Microchip Technology Inc.
FIGURE 5-2: BLOCK DIAGRAM OF GP0
AND GP1
FIGURE 5-3: BLOCK DIAGRAM OF GP2
FIGURE 5-4: BLOCK DIAGRAM OF GP3
Data
Bus
QD
Q
CK
QD
Q
CK
WR
Port
TRIS ‘f’
Data
TRIS
RD Port
W
Reg
Latch
Latch
Reset
Note 1: I/O pins have protection diodes to VDD and
V
SS.
D
CK
Q
Mis-Match
GPPU
ADC
I/O Pin
(1)
Analog Enable
Data
Bus
QD
Q
CK
QD
Q
CK
WR
Port
TRIS ‘f’
Data
TRIS
RD Port
W
Reg
Latch
Latch
Reset
Note 1: I/O pins have protection diodes to VDD and
V
SS.
T0CKI
I/O Pin
(1)
T0CS
FOSC4
OSCCAL<0>
Data Bus
RD Port
Note 1: GP3/MCLR pin has a protection diode to VSS
only.
GPPU
D
CK
Q
Mis-match
MCLRE
Reset
I/O Pin
(1)