Datasheet

2011-2014 Microchip Technology Inc. DS70000652F-page 67
dsPIC33FJ16(GP/MC)101/102 AND dsPIC33FJ32(GP/MC)101/102/104
TABLE 4-21: COMPARATOR REGISTER MAP
File Name
SFR
Addr
Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
CMSTAT 0650 CMSIDL C3EVT C2EVT C1EVT C3OUT C2OUT C1OUT
0000
CVRCON 0652 VREFSEL BGSEL1 BGSEL0 CVREN CVROE CVRR CVR3 CVR2 CVR1 CVR0
0000
CM1CON 0654 CON COE CPOL CEVT COUT EVPOL1 EVPOL0 CREF CCH1 CCH0
0000
CM1MSKSRC 0656 SELSRCC3 SELSRCC2 SELSRCC1 SELSRCC0 SELSRCB3 SELSRCB2 SELSRCB1 SELSRCB0 SELSRCA3 SELSRCA2 SELSRCA1 SELSRCA0
0000
CM1MSKCON 0658 HLMS OCEN OCNEN OBEN OBNEN OAEN OANEN NAGS PAGS ACEN ACNEN ABEN ABNEN AAEN AANEN
0000
CM1FLTR 065A CFSEL2 CFSEL1 CFSEL0 CFLTREN CFDIV2 CFDIV1 CFDIV0
0000
CM2CON 065C CON COE CPOL CEVT COUT EVPOL1 EVPOL0 CREF CCH1 CCH0
0000
CM2MSKSRC 065E SELSRCC3 SELSRCC2 SELSRCC1 SELSRCC0 SELSRCB3 SELSRCB2 SELSRCB1 SELSRCB0 SELSRCA3 SELSRCA2 SELSRCA1 SELSRCA0
0000
CM2MSKCON 0660 HLMS OCEN OCNEN OBEN OBNEN OAEN OANEN NAGS PAGS ACEN ACNEN ABEN ABNEN AAEN AANEN
0000
CM2FLTR 0662 CFSEL2 CFSEL1 CFSEL0 CFLTREN CFDIV2 CFDIV1 CFDIV0
0000
CM3CON 0664 CON COE CPOL CEVT COUT EVPOL1 EVPOL0 CREF CCH1 CCH0
0000
CM3MSKSRC 0666 SELSRCC3 SELSRCC2 SELSRCC1 SELSRCC0 SELSRCB3 SELSRCB2 SELSRCB1 SELSRCB0 SELSRCA3 SELSRCA2 SELSRCA1 SELSRCA0
0000
CM3MSKCON 0668 HLMS OCEN OCNEN OBEN OBNEN OAEN OANEN NAGS PAGS ACEN ACNEN ABEN ABNEN AAEN AANEN
0000
CM3FLTR 066A CFSEL2 CFSEL1 CFSEL0 CFLTREN CFDIV2 CFDIV1 CFDIV0
0000
Legend:
— = unimplemented, read as ‘
0
’. Reset values are shown in hexadecimal.
TABLE 4-22: PERIPHERAL PIN SELECT INPUT REGISTER MAP
File
Name
SFR
Addr
Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RPINR0 0680
INT1R<4:0> 1F00
RPINR1 0682
—INT2R<4:0>001F
RPINR3 0686
—T3CKR<4:0> —T2CKR<4:0>1F1F
RPINR4 0688
—T5CKR<4:0>
(1)
—T4CKR<4:0>
(1)
1F1F
RPINR7 068E
IC2R<4:0> IC1R<4:0> 1F1F
RPINR8 0690
IC3R<4:0> 001F
RPINR11 0696
—OCFAR<4:0>001F
RPINR18 06A4
U1CTSR<4:0> —U1RXR<4:0>1F1F
RPINR20 06A8
—SCK1R<4:0>
(1)
—SDI1R<4:0>
(1)
1F1F
RPINR21 06AA
SS1R<4:0> 001F
Legend: x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
Note 1: These bits are available in dsPIC33FJ32(GP/MC)10X devices only.