Datasheet

2011-2012 Microchip Technology Inc. DS75018C-page 185
dsPIC33FJ06GS001/101A/102A/202A and dsPIC33FJ09GS302
FIGURE 15-1: SIMPLIFIED CONCEPTUAL BLOCK DIAGRAM OF HIGH-SPEED PWM
MUX
Latch
Comparator
Timer
PDC2
Phase
MUX
Latch
Comparator
Timer
PDC4
Phase
MUX
Latch
Comparator
Timer
PDC1
PWMCONx
LEBCONx
Channel 1
Dead-Time Generator
PTCON
SEVTCMP
Comparator
Special Event
IOCONx
PWM Enable and Mode Control
Channel 4
Dead-Time Generator
ALTDTRx, DTRx
Dead-Time Control
Special Event
Postscaler
FLTX
(1)
PWM2L
PWM2H
16-Bit Data Bus
PWM1L
PWM1H
FCLCONx
Pin and Mode Control
MDC
ADC Trigger Control
Master Duty Cycle Register
Fault Mode and Pin Control
Pin Override Control
Special Event
PTPER
Timer Period
PWM
PWM
PWM
PTMR
Master Time Base
Phase
Channel 2
Dead-Time Generator
PWM4L
(1)
PWM4H
(1)
PWM User, Current-Limit and Fault Override and Routing Logic
Fault CLMT Override Logic
Trigger
Comparison Value
Fault Control
Logic
TRGCONx
Control for Blanking External Input Signals
SYNCO1
(1)
SYNCIX
(1)
External Time Base
Synchronization
Generator 1
Generator 2
(2)
Generator 4
(3)
Note 1: These pins are remappable.
2: This PWM generator is not available in dsPIC33FJ06GS001/101A devices.
3: This PWM generator is only available in dsPIC33FJ06GS001/101A and dsPIC33FJ09GS302A devices.
Chop Clock
Generator
CHOP