Datasheet

2011-2012 Microchip Technology Inc. DS75018C-page 153
dsPIC33FJ06GS001/101A/102A/202A and dsPIC33FJ09GS302
10.9 Peripheral Pin Select Registers
The following registers are implemented for remappable
peripheral configuration:
15 Input Remappable Peripheral Registers
19 Output Remappable Peripheral Registers
Not all Output Remappable Peripheral registers are
implemented on all devices. See the register
description of the specific register for further details.
Note: Input and output register values can only
be changed if IOLOCK (OSCCON<6>) = 0.
See Section 10.6.3.1 “Control Register
Lock” for a specific command sequence.
REGISTER 10-1: RPINR0: PERIPHERAL PIN SELECT INPUT REGISTER 0
U-0 U-0 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1
—INT1R<5:0>
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
-n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as ‘0
bit 13-8 INT1R<5:0>: Assign External Interrupt 1 (INTR1) to the Corresponding RPn Pin bits
111111 = Input tied to V
SS
100011 = Input tied to RP35
100010 = Input tied to RP34
100001 = Input tied to RP33
100000 = Input tied to RP32
00000 = Input tied to RP0
bit 7-0 Unimplemented: Read as ‘0